## New structure transistors for advanced technology node CMOS ICs

March 22 2024



The scaling of silicon-based metal-oxide-semiconductor field-effect transistors (Si MOSFETs) and evolution of novel structure transistors in accordance with Moore's Law, especially for modern complementary metal-oxide-semiconductor (CMOS) ICs. Core MOSFETs are developed from planar transistors and FinFETs to the latest Stacked NanoSheet/NanoWire Gate-All-Around FETs (GAAFETs), and now to the cutting-edge vertical transistor 3D stacking in CFET/3DS-FET or vertical-channel transistor structure with the potential 2DM,



CNT, or AOS materials for the future. Credit: Science China Press

A review <u>published</u> in the journal *National Science Review* summarizes the research of a team led by Prof. Huaxiang Yin (Institute of Microelectronics of Chinese Academy of Sciences). They systemically reviewed the development history of Si-based metal-oxidesemiconductor field-effect-transistors (MOSFETs), including the theory update, new materials introduction, key processes breakthrough, especially on device structure innovations for the development of advanced integrated circuits (ICs) in the past twenty years.

The structure of the Si-based transistors would be changed from the fin field-effect transistor (FinFET) to the cutting-edge Stacked NanoSheet/NanoWire Gate-All-Around FETs (GAAFETs) at 3 nm node. Therefore, they introduce up-to-date GAAFET integration process methods and the recent technical progress in research institutions and IC industries.

Furthermore, the key challenges in fabricating the GAAFETs are illustrated in detail, including high-quality GeSi/Si superlattice periodic epitaxy, channel release, inner spacer module, SD-selective epitaxial defects, parasitic sub-fin channel leakage, HKMG filling, low hole mobility in the (100) orientation, <u>high voltage</u> (HV) and input/output (IO) integration, and high parasitic capacitance during AC operation. Some innovations in GAA devices, e.g., Forksheet FETs, Tree FET, Fishbone FET, and CombFET, are also introduced by the authors.

Beyond GAAFETs, CFETs, also known as 3D Stacked FETs (3DS-FETs), are showing promise for scaling toward the 1 nm node. The



authors introduced two CFET integration process methods: sequential and monolithic CFETs. They analyzed the differences between these two kinds of CFET structures, their respective advantages, and the challenges in the fabrication process.



The introduction of new channel materials, such as carbon-based, twodimensional, and amorphous oxide semiconductor materials (CNT, 2DM, AOS) enhance total performance of transistor 3D stacking and enable more flexible process and circuit design possibilities. Credit: Science China Press

In addition, the top layers using new channel materials, including CNTs, 2DMs, and AOSs with low-temperature processing characteristics, are becoming a trend of future 3D stacking technologies. Beyond device



structure and process breakthroughs, CFETs require a full DTCO or STCO to enable the construction of transistors, circuits, and even systems at various levels for higher PPA gain.

Except for horizontal and lateral conductance channels, the new paths of vertical GAAFETs (VGAAFET) have also been summarized, including vertical devices W. and W.O. self-aligned gates for 3DS-FETs. There are great advantages in continuous reduction in their contacted gate pitch (CGP), the SDC, and SRAM cell areas. Additionally, VGAAFETs also offer new opportunities for 3D integration in dynamic RAM (DRAM) and NOR-type memory applications.

Eventually, they summarized the critical challenges, such as precise process control at the <u>atomic level</u>, incredible heat dissipation, and augmented parasitic capacitance/resistance during high-speed circuit operation, that need to be solved for vertical transistor 3D stacking applications in the mainstream IC industry.

They also provide insights into the future development pathways integrating transistor 3D stacking with new theory transistors like tunneling, negative capacitance, and quantum devices in innovative monolithic 3D chips and systems. The review has significant guidance for advanced IC manufacturing, modeling, and design areas for 3 nm nodes and beyond.

**More information:** Qingzhu Zhang et al, New structure transistors for advanced technology node CMOS ICs, *National Science Review* (2024). DOI: 10.1093/nsr/nwae008

Provided by Science China Press



Citation: New structure transistors for advanced technology node CMOS ICs (2024, March 22) retrieved 9 May 2024 from

https://techxplore.com/news/2024-03-transistors-advanced-technology-node-cmos.html

This document is subject to copyright. Apart from any fair dealing for the purpose of private study or research, no part may be reproduced without the written permission. The content is provided for information purposes only.