

## Researchers propose design methodology for hardware Gaussian random number generators

May 6 2024



Maximum relative PMF error versus  $\sigma$  value, with scaling index introduced. Credit: Zhuo Chen, USTC



A research team from the University of Science and Technology of China (USTC) of the Chinese Academy of Sciences (CAS) has proposed a novel design methodology for Gaussian random number (GRN) generators tailored for SerDes simulation systems.

The study was <u>published</u> in *IEEE Transactions on Circuits and Systems I: Regular Papers*.

Additive white Gaussian noise (AWGN) serves as a <u>standard model</u> for encapsulating the combined impact of various random and unpredictable noise sources. Consequently, GRN generators, capable of producing AWGN as hardware modules, play an important role in numerous highperformance hardware simulation systems.

Since the pioneering implementation of the Box-Muller <u>algorithm</u> in hardware back in 2000, research into hardware GRN generation algorithms has flourished. However, for hardware systems, traditional algorithms often necessitate additional multipliers and rounding units, leading to increased hardware consumption and error sources.

Moreover, the output range designed via traditional methods typically requires post-design testing or <u>theoretical analysis</u> for determination. Direct means for expanding the output range is lacking.

Based on the relatively novel Piecewise-CLT algorithm, the team proposed a novel design approach for GRN generators capable of accommodating arbitrary  $\sigma$  values and output ranges, which was achieved by introducing variable  $\sigma$  values and pre-defined GRN output ranges into the algorithmic expression derivation process. Utilizing this approach, the team crafted a generator boasting a theoretical output range of  $\pm 14\sigma$ .

However, the team's attempts to introduce reconfigurability into the



algorithm faced a challenge; directly reconfiguring the  $\sigma$  value of the existing hardware architecture led to increased errors as  $\sigma$  decreased, severely limiting practicality. Therefore, a parameter termed the scaling index was introduced to the algorithm.

This parameter enabled the algorithm to adjust relevant values differently based on varying  $\sigma$  values during random number generation, resulting in a relatively stable error curve and facilitating real-time configuration of  $\sigma$  values.

Based on the above findings, the team proposed a novel design methodology for hardware GRN generators. Compared to traditional approaches, this method offers superior flexibility and usability by supporting arbitrary  $\sigma$  values, arbitrary output ranges, and reconfigurability.

It stands poised to underpin the development of high-performance hardware simulation systems characterized by higher clock speeds, increased degrees of parallelism, and enhanced hardware resource utilization rates.

**More information:** Zhuo Chen et al, Flexible FPGA Gaussian Random Number Generators With Reconfigurable Variance, *IEEE Transactions on Circuits and Systems I: Regular Papers* (2024). DOI: 10.1109/TCSI.2024.3374731

## Provided by University of Science and Technology of China

Citation: Researchers propose design methodology for hardware Gaussian random number generators (2024, May 6) retrieved 17 July 2024 from <u>https://techxplore.com/news/2024-05-methodology-hardware-gaussian-random-generators.html</u>



This document is subject to copyright. Apart from any fair dealing for the purpose of private study or research, no part may be reproduced without the written permission. The content is provided for information purposes only.